mlx5-abi.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_ABI_USER_H
  33. #define MLX5_ABI_USER_H
  34. #include <linux/types.h>
  35. enum {
  36. MLX5_QP_FLAG_SIGNATURE = 1 << 0,
  37. MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
  38. };
  39. enum {
  40. MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
  41. };
  42. enum {
  43. MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
  44. };
  45. /* Increment this value if any changes that break userspace ABI
  46. * compatibility are made.
  47. */
  48. #define MLX5_IB_UVERBS_ABI_VERSION 1
  49. /* Make sure that all structs defined in this file remain laid out so
  50. * that they pack the same way on 32-bit and 64-bit architectures (to
  51. * avoid incompatibility between 32-bit userspace and 64-bit kernels).
  52. * In particular do not use pointer types -- pass pointers in __u64
  53. * instead.
  54. */
  55. struct mlx5_ib_alloc_ucontext_req {
  56. __u32 total_num_uuars;
  57. __u32 num_low_latency_uuars;
  58. };
  59. struct mlx5_ib_alloc_ucontext_req_v2 {
  60. __u32 total_num_uuars;
  61. __u32 num_low_latency_uuars;
  62. __u32 flags;
  63. __u32 comp_mask;
  64. __u8 max_cqe_version;
  65. __u8 reserved0;
  66. __u16 reserved1;
  67. __u32 reserved2;
  68. };
  69. enum mlx5_ib_alloc_ucontext_resp_mask {
  70. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
  71. };
  72. enum mlx5_user_cmds_supp_uhw {
  73. MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
  74. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
  75. };
  76. struct mlx5_ib_alloc_ucontext_resp {
  77. __u32 qp_tab_size;
  78. __u32 bf_reg_size;
  79. __u32 tot_uuars;
  80. __u32 cache_line_size;
  81. __u16 max_sq_desc_sz;
  82. __u16 max_rq_desc_sz;
  83. __u32 max_send_wqebb;
  84. __u32 max_recv_wr;
  85. __u32 max_srq_recv_wr;
  86. __u16 num_ports;
  87. __u16 reserved1;
  88. __u32 comp_mask;
  89. __u32 response_length;
  90. __u8 cqe_version;
  91. __u8 cmds_supp_uhw;
  92. __u16 reserved2;
  93. __u64 hca_core_clock_offset;
  94. };
  95. struct mlx5_ib_alloc_pd_resp {
  96. __u32 pdn;
  97. };
  98. struct mlx5_ib_tso_caps {
  99. __u32 max_tso; /* Maximum tso payload size in bytes */
  100. /* Corresponding bit will be set if qp type from
  101. * 'enum ib_qp_type' is supported, e.g.
  102. * supported_qpts |= 1 << IB_QPT_UD
  103. */
  104. __u32 supported_qpts;
  105. };
  106. struct mlx5_ib_rss_caps {
  107. __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  108. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  109. __u8 reserved[7];
  110. };
  111. enum mlx5_ib_cqe_comp_res_format {
  112. MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
  113. MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
  114. MLX5_IB_CQE_RES_RESERVED = 1 << 2,
  115. };
  116. struct mlx5_ib_cqe_comp_caps {
  117. __u32 max_num;
  118. __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
  119. };
  120. struct mlx5_packet_pacing_caps {
  121. __u32 qp_rate_limit_min;
  122. __u32 qp_rate_limit_max; /* In kpbs */
  123. /* Corresponding bit will be set if qp type from
  124. * 'enum ib_qp_type' is supported, e.g.
  125. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  126. */
  127. __u32 supported_qpts;
  128. __u32 reserved;
  129. };
  130. struct mlx5_ib_query_device_resp {
  131. __u32 comp_mask;
  132. __u32 response_length;
  133. struct mlx5_ib_tso_caps tso_caps;
  134. struct mlx5_ib_rss_caps rss_caps;
  135. struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
  136. struct mlx5_packet_pacing_caps packet_pacing_caps;
  137. __u32 mlx5_ib_support_multi_pkt_send_wqes;
  138. __u32 reserved;
  139. };
  140. struct mlx5_ib_create_cq {
  141. __u64 buf_addr;
  142. __u64 db_addr;
  143. __u32 cqe_size;
  144. __u8 cqe_comp_en;
  145. __u8 cqe_comp_res_format;
  146. __u16 reserved; /* explicit padding (optional on i386) */
  147. };
  148. struct mlx5_ib_create_cq_resp {
  149. __u32 cqn;
  150. __u32 reserved;
  151. };
  152. struct mlx5_ib_resize_cq {
  153. __u64 buf_addr;
  154. __u16 cqe_size;
  155. __u16 reserved0;
  156. __u32 reserved1;
  157. };
  158. struct mlx5_ib_create_srq {
  159. __u64 buf_addr;
  160. __u64 db_addr;
  161. __u32 flags;
  162. __u32 reserved0; /* explicit padding (optional on i386) */
  163. __u32 uidx;
  164. __u32 reserved1;
  165. };
  166. struct mlx5_ib_create_srq_resp {
  167. __u32 srqn;
  168. __u32 reserved;
  169. };
  170. struct mlx5_ib_create_qp {
  171. __u64 buf_addr;
  172. __u64 db_addr;
  173. __u32 sq_wqe_count;
  174. __u32 rq_wqe_count;
  175. __u32 rq_wqe_shift;
  176. __u32 flags;
  177. __u32 uidx;
  178. __u32 reserved0;
  179. __u64 sq_buf_addr;
  180. };
  181. /* RX Hash function flags */
  182. enum mlx5_rx_hash_function_flags {
  183. MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
  184. };
  185. /*
  186. * RX Hash flags, these flags allows to set which incoming packet's field should
  187. * participates in RX Hash. Each flag represent certain packet's field,
  188. * when the flag is set the field that is represented by the flag will
  189. * participate in RX Hash calculation.
  190. * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
  191. * and *TCP and *UDP flags can't be enabled together on the same QP.
  192. */
  193. enum mlx5_rx_hash_fields {
  194. MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
  195. MLX5_RX_HASH_DST_IPV4 = 1 << 1,
  196. MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
  197. MLX5_RX_HASH_DST_IPV6 = 1 << 3,
  198. MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
  199. MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
  200. MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
  201. MLX5_RX_HASH_DST_PORT_UDP = 1 << 7
  202. };
  203. struct mlx5_ib_create_qp_rss {
  204. __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  205. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  206. __u8 rx_key_len; /* valid only for Toeplitz */
  207. __u8 reserved[6];
  208. __u8 rx_hash_key[128]; /* valid only for Toeplitz */
  209. __u32 comp_mask;
  210. __u32 reserved1;
  211. };
  212. struct mlx5_ib_create_qp_resp {
  213. __u32 uuar_index;
  214. };
  215. struct mlx5_ib_alloc_mw {
  216. __u32 comp_mask;
  217. __u8 num_klms;
  218. __u8 reserved1;
  219. __u16 reserved2;
  220. };
  221. struct mlx5_ib_create_wq {
  222. __u64 buf_addr;
  223. __u64 db_addr;
  224. __u32 rq_wqe_count;
  225. __u32 rq_wqe_shift;
  226. __u32 user_index;
  227. __u32 flags;
  228. __u32 comp_mask;
  229. __u32 reserved;
  230. };
  231. struct mlx5_ib_create_ah_resp {
  232. __u32 response_length;
  233. __u8 dmac[ETH_ALEN];
  234. __u8 reserved[6];
  235. };
  236. struct mlx5_ib_create_wq_resp {
  237. __u32 response_length;
  238. __u32 reserved;
  239. };
  240. struct mlx5_ib_create_rwq_ind_tbl_resp {
  241. __u32 response_length;
  242. __u32 reserved;
  243. };
  244. struct mlx5_ib_modify_wq {
  245. __u32 comp_mask;
  246. __u32 reserved;
  247. };
  248. #endif /* MLX5_ABI_USER_H */